1  /* { dg-do compile } */
       2  /* { dg-options "-march=rv32gcv -mabi=ilp32 -fno-schedule-insns -fno-schedule-insns2" } */
       3  
       4  #include "riscv_vector.h"
       5  
       6  void f (void * restrict in, void * restrict out, void * restrict mask_in, int l, int n, int m)
       7  {
       8    vbool64_t mask = *(vbool64_t*)mask_in;
       9    for (int i = 0; i < l; i++){
      10      for (int j = 0; j < m; j++){
      11        for (int k = 0; k < n; k++)
      12          {
      13            vint8mf8_t v = __riscv_vle8_v_i8mf8 (in + i + j, 17);
      14            __riscv_vse8_v_i8mf8 (out + i + j, v, 17);
      15            vint8mf8_t v2 = __riscv_vle8_v_i8mf8_tum (mask, v, in + i + j + 16, 17);
      16            __riscv_vse8_v_i8mf8 (out + i + j + 16, v2, 17);
      17          }
      18      }
      19    }
      20  }
      21  
      22  void f2 (void * restrict in, void * restrict out, void * restrict mask_in, int l, int n, int m)
      23  {
      24    vbool8_t mask = *(vbool8_t*)mask_in;
      25    for (int i = 0; i < l; i++){
      26      for (int j = 0; j < m; j++){
      27        for (int k = 0; k < n; k++)
      28          {
      29            vfloat64m8_t v = __riscv_vle64_v_f64m8 (in + i + j, 17);
      30            __riscv_vse64_v_f64m8 (out + i + j, v, 17);
      31            vfloat64m8_t v2 = __riscv_vle64_v_f64m8_tum (mask, v, in + i + j + 16, 17);
      32            __riscv_vse64_v_f64m8 (out + i + j + 16, v2, 17);
      33          }
      34      }
      35    }
      36  }
      37  
      38  /* { dg-final { scan-assembler-times {\.L[0-9]+\:\s+vle8\.v\s+v[0-9]+,\s*0\s*\([a-x0-9]+\)} 1 { target { no-opts "-O0" no-opts "-g" no-opts "-funroll-loops" } } } } */
      39  /* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*17,\s*e8,\s*mf8,\s*tu,\s*m[au]} 1 { target { no-opts "-O0" no-opts "-g" no-opts "-funroll-loops" } } } } */
      40  /* { dg-final { scan-assembler-times {\.L[0-9]+\:\s+vle64\.v\s+v[0-9]+,\s*0\s*\([a-x0-9]+\)} 1 { target { no-opts "-O0" no-opts "-g" no-opts "-funroll-loops" } } } } */
      41  /* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*17,\s*e64,\s*m8,\s*tu,\s*m[au]} 1 { target { no-opts "-O0" no-opts "-g" no-opts "-funroll-loops" } } } } */