1  /* { dg-do compile } */
       2  /* { dg-options "-march=rv32gcv -mabi=ilp32 -fno-tree-vectorize -fno-schedule-insns -fno-schedule-insns2" } */
       3  
       4  #include "riscv_vector.h"
       5  
       6  void f (void * restrict in, void * restrict out, size_t n, size_t cond)
       7  {
       8    for (size_t i = 0; i < n; i++)
       9      {
      10        if (i == cond) {
      11          size_t vl = 55;
      12          vint8mf8_t v = __riscv_vle8_v_i8mf8 (in + i + 100, vl);
      13          __riscv_vse8_v_i8mf8 (out + i + 100, v, vl);
      14        } else {
      15        size_t vl = 66;
      16          vint32m1_t v = __riscv_vle32_v_i32m1 (in + i + 200, vl);
      17          __riscv_vse32_v_i32m1 (out + i + 200, v, vl);
      18        }
      19      }
      20  }
      21  
      22  /* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m1,\s*t[au],\s*m[au]} 2 { target { no-opts "-O0" no-opts "-g" no-opts "-funroll-loops" } } } } */
      23  /* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf8,\s*t[au],\s*m[au]} 1 { target { no-opts "-O0" no-opts "-g" no-opts "-funroll-loops" } } } } */
      24  /* { dg-final { scan-assembler-times {vsetvli} 3 { target { no-opts "-O0" no-opts "-g" no-opts "-funroll-loops" } } } } */