(root)/
binutils-2.41/
opcodes/
po/
zh_CN.gmo
Þ•Üü%Ü
pqLsKÀ4½A3ÿu37©ká}MË[\¸[FŽ¢”1(Æ(ï(1A%s%™1¿.ñ? ?`( (É2ò1%?W(—ÀÕâ/ò."Q
]k†¡»	Õ	ßé2F(d£ºÚó.*@kƒ
¢%­)Ó%ý!#!E$gŒ:¨9ã "7 Z m € – ¬  Ø ð "!#.!R!o!ˆ!!¢!5Ä!/ú!*"H")Z"%„"#ª"+Î"+ú"1&#1X#+Š#1¶#1è#$%6$\$<p$ ­$Î$é$%%5%+J%v%%$¬%!Ñ%"ó%+& B& c& „&¥&Å&!Ù&'û&'#''K's'ƒ'›'¶'Ì'ì'
(((F(d(u(Œ("œ(¿(ß(ü()1)%L)r)0…).¶)1å)*%(*N*(d*%*&³*Ú*ò*+%+D+a+}+‘+¥+±+!½+ß+$ð+%,;,Z,2n,2¡,2Ô,----D-X-p-ˆ--±-Å-Ù-í-(.*.:.W.d..ž.%º.à.ø.-/;F//‚/	²/¼/Ù/á/ñ/0 0:0S0#r0"–0"¹0 Ü0ý0111I1a1q1÷€1x3>z3=¹3/÷3˜'45À4zö42q5z¤5T6lt6Dá6i&7k7kü7sh8(Ü8(9(.9*W9(‚9(«9*Ô9'ÿ90':0X:+‰:+µ:+á:*
;98;+r;ž;¹;Æ;0Õ;/<6<E<T<n<ˆ<<µ<¾<Ç<â<ø<
==,7=d=|=˜=¯=*Ë=*ö=!>"7>Z>n>>™>"¸>Û>ú>?0?N?Eg?E­?ó?@'@9@K@`@u@Š@Ÿ@»@ Ñ@!ò@A*A:A#VA4zA.¯A%ÞAB,B'BB'jB1’B1ÄB9öB90C1jC9œC9ÖCD0)DZD9pD"ªDÍDãDþDE5E'NEvEƒE%œEÂEÕE#åE	F F7FNFdFtF“F²FÑFðFGG)G6GLG`GtGˆGœG¬G	¼GÆGâGòGHH.H*DHoH6…H3¼H4ðH%I$8I]I'pI$˜I%½IãIÿIJ+1J]J}J–J¬J
ÂJ
ÐJ!ÛJýJ
K$#K#HKlK.~K/­K.ÝKLL2LKLaL{L•L¬LÂLØLîLM$M?MLMhMxM”M°MËMëMN3#N7WN4N	ÄNÎNäNëNúN	O!O=OSO#mO"‘O"´O×OôO
PP.P=PNP…²+m´o°”ØTw¤«­U¸‚š	-Ú&ÃxKĵu"†/BPaŒs•ŽXe<pŠ(_ÒŸ0Ö‘ÅO™v`§=ª:Õjžœ2Ùƒ$¡L®3E£Í¬\¹º»|–ID.)y—Ë' 5NF¾˜8
}k[¼t¶cH±
l‡Ç#1 bˆ>€¿fgM,RiÁC*zÔ!;W„©ÆSVÂÌÈr³¥›6J×ÑZ]“nh9¢ÎϨÊÛ~7·qGн4܉¯À’ÓY@¦É‹?dQ^%{A

  For the options above, The following values are supported for "ARCH":
   
  For the options above, the following values are supported for "ABI":
   
  aliases            Do print instruction aliases.

  cp0-names=ARCH           Print CP0 register names according to
                           specified architecture.
                           Default: based on binary being disassembled.

  debug_dump         Temp switch for debug trace.

  fpr-names=ABI            Print FPR names according to specified ABI.
                           Default: numeric.

  no-aliases         Don't print instruction aliases.

  reg-names=ABI            Print GPR and FPR names according to
                           specified ABI.

  reg-names=ARCH           Print CP0 register and HWR names according to
                           specified architecture.

The following AARCH64 specific disassembler options are supported for use
with the -M switch (multiple options should be separated by commas):

The following ARM specific disassembler options are supported for use with
the -M switch:

The following MIPS specific disassembler options are supported for use
with the -M switch (multiple options should be separated by commas):

The following PPC specific disassembler options are supported for use with
the -M switch:

The following S/390 specific disassembler options are supported for use
with the -M switch (multiple options should be separated by commas):

The following i386/x86-64 specific disassembler options are supported for use
with the -M switch (multiple options should be separated by commas):
  addr16      Assume 16bit address size
  addr32      Assume 32bit address size
  addr64      Assume 64bit address size
  att         Display instruction in AT&T syntax
  data16      Assume 16bit data size
  data32      Assume 32bit data size
  dpfp            Recognize FPX DP instructions.
  dsp             Recognize DSP instructions.
  fpud            Recognize double precision FPU instructions.
  fpus            Recognize single precision FPU instructions.
  i386        Disassemble in 32bit mode
  i8086       Disassemble in 16bit mode
  intel       Display instruction in Intel syntax
  spfp            Recognize FPX SP instructions.
  suffix      Always display instruction suffix in AT&T syntax
  x86-64      Disassemble in 64bit mode
# <dis error: %08lx>$<undefined>%02x		*unknown*%dsp16() takes a symbolic address, not a number%dsp8() takes a symbolic address, not a number%s: Error: %s: Warning: 'LSL' operator not allowed'ROR' operator not allowed(DP) offset out of range.(SP) offset out of range.(unknown)*unknown*21-bit offset out of range64-bit address is disabled<function code %d><illegal precision><internal disassembler error><internal error in opcode table: %s %s>
<unknown register %d>ABORT: unknown operandAddress 0x%s is out of bounds.
Bad immediate expressionBad register in postincrementBad register in preincrementBad register nameDon't know how to specify # dependency %s
Don't understand 0x%x 
Error: read from memory failedHmmmm 0x%xImmediate is out of range -128 to 127Immediate is out of range -32768 to 32767Immediate is out of range -512 to 511Immediate is out of range -7 to 8Immediate is out of range -8 to 7Immediate is out of range 0 to 65535Internal disassembler errorInternal error:  bad sparc-opcode.h: "%s", %#.8lx, %#.8lx
Internal error: bad sparc-opcode.h: "%s", %#.8lx, %#.8lx
Label conflicts with `Rx'Label conflicts with register nameMissing '#' prefixMissing '.' prefixMissing 'pag:' prefixMissing 'pof:' prefixMissing 'seg:' prefixMissing 'sof:' prefixOperand is not a symbolRegister list is not validRegister must be between r0 and r7Register must be between r8 and r15Register number is not validSR/SelID is out of rangeSelect raw register namesSelect register names used by GCCSelect register names used in ARM's ISA documentationSelect special register names used in the ATPCSSyntax error: No trailing ')'Unknown error %d
Unrecognised disassembler CPU option: %s
Unrecognised disassembler option: %s
Unrecognised register name set: %s
Unrecognized field %d while building insn.
Unrecognized field %d while decoding insn.
Unrecognized field %d while getting int operand.
Unrecognized field %d while getting vma operand.
Unrecognized field %d while printing insn.
Unrecognized field %d while setting int operand.
Unrecognized field %d while setting vma operand.
Value is not aligned enoughW keyword invalid in FR operand slot.W register expectedWarning: disassembly unreliable - not enough bytes availableaccepted values are from -1 to 6address writeback expectedbad instruction `%.50s'bad instruction `%.50s...'branch operand unalignedbranch to odd offsetbranch value not in range and to odd offsetbranch value out of rangebyte relocation unsupportedcan't create i386-tbl.h, errno = %s
displacement value is not aligneddisplacement value is out of rangedon't know how to specify %% dependency %s
dsp:16 immediate is out of rangedsp:20 immediate is out of rangedsp:24 immediate is out of rangedsp:8 immediate is out of rangeextraneous registerfloating-point immediate expectedfloating-point value must be 0.0 or 1.0floating-point value must be 0.5 or 1.0floating-point value must be 0.5 or 2.0illegal bitmaskillegal immediate valueillegal use of parenthesesimm10 is out of rangeimm:6 immediate is out of rangeimmediate is out of range 0-7immediate is out of range 1-2immediate is out of range 1-8immediate is out of range 2-9immediate offsetimmediate out of rangeimmediate valueimmediate value cannot be registerimmediate value is out of rangeimmediate value out of rangeinvalid addressing modeinvalid arithmetic immediateinvalid conditional optioninvalid immediate, must be 1, 2, or 4invalid mask fieldinvalid position, should be 0, 16, 32, 48 or 64.invalid position, should be 16, 32, 64 or 128.invalid position, should be one of: 0,4,8,...124.invalid registerinvalid register for stack adjustmentinvalid register nameinvalid register number, should be blinkinvalid register number, should be fpinvalid register number, should be pclinvalid register offsetinvalid shift amountinvalid shift operatorinvalid size, should be 1, 2, 4, or 8invalid size, value must be invalid value for immediatejump hint unalignedjunk at end of linemissing `)'missing `]'missing mnemonic in syntax stringmissing registernegative immediate value not allowednegative or unaligned offset expectedoffset(IP) is not a valid formoperand is not zerooperand out of range (%ld not between %ld and %ld)operand out of range (%ld not between %ld and %lu)operand out of range (%lu not between %lu and %lu)p0-p7 expectedregister element indexregister must be BLINKregister must be GPregister must be ILINK1register must be ILINK2register must be PCLregister must be R0register must be R1register must be R2register must be R3register must be SPregister must be either r0-r3 or r12-r15register numberregister number must be evenshift amountshift amount must be 0 or 12shift amount must be 0 or 16shift amount must be 0 or 8shift amount must be a multiple of 16shift operator expectedstack pointer register expectedsyntax error (expected char `%c', found `%c')syntax error (expected char `%c', found end of instruction)unable to change directory to "%s", errno = %s
undefinedunexpected address writebackunknownunknown	0x%02lxunknown	0x%04lxunknown constraint `%c'unrecognized form of instructionunrecognized instructionvalue must be a multiple of 16value must be in the range 0 to 240value must be in the range 0 to 28value must be in the range 0 to 31value must be in the range 1 to value must be power of 2value out of range 1 - 256vector5 is out of rangevector8 is out of rangez0-z15 expectedz0-z7 expectedProject-Id-Version: opcodes 2.30.0
Report-Msgid-Bugs-To: bug-binutils@gnu.org
POT-Creation-Date: 2018-01-13 13:44+0000
PO-Revision-Date: 2018-05-15 21:17+0800
Last-Translator: Boyuan Yang <073plan@gmail.com>
Language-Team: Chinese (simplified) <i18n-zh@googlegroups.com>
Language: zh_CN
MIME-Version: 1.0
Content-Type: text/plain; charset=UTF-8
Content-Transfer-Encoding: 8bit
Plural-Forms: nplurals=1; plural=0;
X-Bugs: Report translation errors to the Language-Team address.
X-Generator: Poedit 2.0.7


  对于以上的选项,以下值å¯è¢«ç”¨äºŽ "ARCH":
   
  对于以上的选项,以下值å¯è¢«ç”¨äºŽ "ABI":
   
  aliases            è¦æ‰“å°æŒ‡ä»¤åˆ«å。

  cp0-names=ARCH           æ ¹æ®æŒ‡å®šçš„æž¶æž„æ‰“å° CP0 寄存器å。
                           默认:根æ®è¢«å汇编的二进制代ç ã€‚

  debug_dump         调试跟踪的临时开关。

  fpr-names=ABI            æ ¹æ®æŒ‡å®šçš„ ABI æ‰“å°æµ®ç‚¹å¯„存器å。
                           默认:数字。

  no-aliases         ä¸è¦æ‰“å°æŒ‡ä»¤åˆ«å。

  reg-names=ABI            æ ¹æ®æŒ‡å®šçš„ ABI 打å°é€šç”¨å¯„存器和浮点寄存
                           器å。

  reg-names=ARCH           æ ¹æ®æŒ‡å®šçš„æž¶æž„æ‰“å° CP0 å’Œ HWR 寄存器å。

下列 AARCH64 ç‰¹å®šçš„åæ±‡ç¼–器选项å¯é€šè¿‡ -M 开关å¯ç”¨ï¼ˆä½¿ç”¨é€—å·åˆ†éš”多个选项):

下列 ARM ç‰¹å®šçš„åæ±‡ç¼–器选项å¯é€šè¿‡ -M 开关å¯ç”¨ï¼š

下列 MIPS ç‰¹å®šçš„åæ±‡ç¼–器选项å¯é€šè¿‡ -M 开关å¯ç”¨ï¼ˆä½¿ç”¨é€—å·åˆ†éš”多个选项):

下列 PPC ç‰¹å®šçš„åæ±‡ç¼–器选项在使用 -M 开关时å¯ç”¨ï¼ˆä½¿ç”¨é€—å·åˆ†éš”多个选项):


下列 S/390 ç‰¹å®šçš„åæ±‡ç¼–器选项å¯é€šè¿‡ -M 开关å¯ç”¨ï¼ˆä½¿ç”¨é€—å·åˆ†éš”多个选项):

下列 i386/x86-64 ç‰¹å®šçš„åæ±‡ç¼–器选项在使用 -M 开关时å¯ç”¨ï¼ˆä½¿ç”¨é€—å·åˆ†éš”多个选项):
  addr16      å‡å®š 16 ä½åœ°å€å¤§å°
  addr32      å‡å®š 32 ä½åœ°å€å¤§å°
  addr64      å‡å®š 64 ä½åœ°å€å¤§å°
  att         用 AT&T 语法显示指令
  data16      å‡å®š 16 使•°æ®å¤§å°
  data32      å‡å®š 32 使•°æ®å¤§å°
  dpfp            识别 FPX DP 指令。
  dsp             识别 DSP 指令。
  fpud            识别åŒç²¾åº¦ FPU 指令。
  fpus            识别å•精度 FPU 指令。
  i386        在 32 使¨¡å¼ä¸‹å汇编
  i8086       在 16 使¨¡å¼ä¸‹å汇编
  intel       用 Intel 语法显示指令
  spfp            识别 FPX SP 指令。
  suffix      在 AT&T 语法中始终显示指令åŽç¼€
  x86-64      在 64 使¨¡å¼ä¸‹å汇编
# <åæ±‡ç¼–出错: %08lx>$<未定义>%02x		*未知*%dsp16() 使用一个符å·åœ°å€ï¼Œè€Œéžæ•°å­—%dsp8() 使用一个符å·åœ°å€ï¼Œè€Œéžæ•°å­—%s:错误:%s:警告:ä¸å…许 'LSL' æ“作符ä¸å…许 'ROR' æ“作符(DP) åç§»é‡è¶Šç•Œ(SP) åç§»é‡è¶Šç•Œã€‚(未知)*未知*21ä½é•¿çš„åç§»é‡è¶Šç•Œ64 ä½åœ°å€å·²ç¦ç”¨<å‡½æ•°ä»£ç  %d><éžæ³•的精度><åæ±‡ç¼–器内部错误><æ“作数表中出现内部错误:%s %s>
<未知的寄存器 %d>中止:未知的æ“ä½œæ•°åœ°å€ 0x%s 越界。
é”™è¯¯çš„ç«‹å³æ•°è¡¨è¾¾å¼åŽç½®è‡ªå¢žä¸­ä½¿ç”¨äº†é”™è¯¯çš„寄存器å‰ç½®è‡ªå¢žä¸­ä½¿ç”¨äº†é”™è¯¯çš„寄存器错误的寄存器åä¸çŸ¥é“如何指定 # ä¾èµ– %s
无法识别 0x%x 
错误:从内存读å–失败咦... 0x%xç«‹å³æ•°è¶Šç•Œ (-128 到 127)ç«‹å³æ•°è¶Šç•Œ (-32768 到 32767)ç«‹å³æ•°è¶Šç•Œ (-512 到 511)ç«‹å³æ•°è¶Šç•Œ (-7 到 8)ç«‹å³æ•°è¶Šç•Œ (-8 到 7)ç«‹å³æ•°è¶Šç•Œ (0 到 65535)åæ±‡ç¼–器内部错误内部错误:错误的 sparc-opcode.h:“%sâ€ï¼Œ%#.8lx,%#.8lx
内部错误:错误的 sparc-opcode.h:“%sâ€ï¼Œ%#.8lx,%#.8lx
æ ‡å·ä¸Žâ€˜Rxâ€™å†²çªæ ‡å·ä¸Žå¯„存器å冲çªç¼ºå¤± '#' å‰ç¼€ç¼ºå¤± '.' å‰ç¼€ç¼ºå¤± 'pag:' å‰ç¼€ç¼ºå¤± 'pof:' å‰ç¼€ç¼ºå¤± 'seg:' å‰ç¼€ç¼ºå¤± 'sof:' å‰ç¼€æ“ä½œæ•°ä¸æ˜¯ä¸€ä¸ªç¬¦å·å¯„存器列表无效寄存器必须 r0 å’Œ r7 之间寄存器必须 r8 å’Œ r15 之间寄存器数字无效SR/SelID 越界选择原始寄存器å称选择 GCC 使用的寄存器å称选择 ARM çš„ ISA 文档中使用的寄存器å称选择 ATPCS 中使用的特殊寄存器å称语法错误:没有结尾的‘)’未知错误 %d
æ— æ³•è¯†åˆ«çš„åæ±‡ç¼–器 CPU 选项:%s
æ— æ³•è¯†åˆ«çš„åæ±‡ç¼–器选项:%s
无法识别的寄存器å称集:%s
建立 insn æ—¶é‡åˆ°æ— æ³•识别的字段 %d。
è§£ç  insn æ—¶é‡åˆ°æ— æ³•识别的字段 %d。
获得 int æ“作数时é‡åˆ°æ— æ³•识别的字段 %d。
获得 vma æ“作数时é‡åˆ°æ— æ³•识别的字段 %d。
æ‰“å° insn æ—¶é‡åˆ°æ— æ³•识别的字段 %d。
设置 int æ“作数时é‡åˆ°æ— æ³•识别的字段 %d。
设置 vma æ“作数时é‡åˆ°æ— æ³•识别的字段 %d。
数值对é½ç¨‹åº¦ä¸å¤ŸW å…³é”®å­—éžæ³•,在 FR æ“作数槽ä½ä¸­ã€‚预期的 W å¯„å­˜å™¨è­¦å‘Šï¼šåæ±‡ç¼–ä¸å¯é  - 没有足够的å¯ç”¨å­—èŠ‚å¯æŽ¥å—的值在 -1 到 6 之间预期的地å€å†™å›žé”™è¯¯çš„æŒ‡ä»¤â€˜%.50s’错误的指令‘%.50s...’分支æ“作数未对é½è·³è½¬åç§»é‡ä¸ºå¥‡æ•°è·³è½¬è¶Šç•Œä¸”跳转åç§»é‡ä¸ºå¥‡æ•°è·³è½¬è¶Šç•Œä¸æ”¯æŒå­—节é‡å®šä½æ— æ³•创建 i386-tbl.h,errno = %s
å移值未对é½å移值越界ä¸çŸ¥é“如何指定 %% ä¾èµ– %s
dsp:16 ç«‹å³æ•°è¶Šç•Œdsp:20 ç«‹å³æ•°è¶Šç•Œdsp:24 ç«‹å³æ•°è¶Šç•Œdsp:8 ç«‹å³æ•°è¶Šç•Œå¤šä½™å¯„存器预期的浮点常é‡ç«‹å³æ•°æµ®ç‚¹å€¼å¿…须为 0.0 或 1.0浮点值必须为 0.5 或 1.0浮点值必须为 0.5 或 2.0éžæ³•çš„ä½æŽ©ç éžæ³•çš„ç«‹å³æ•°æ‹¬å·ç”¨æ³•éžæ³•imm10 越界imm:6 ç«‹å³æ•°è¶Šç•Œç«‹å³æ•°è¶Šç•Œ 0-7ç«‹å³æ•°è¶Šç•Œ 1-2ç«‹å³æ•°è¶Šç•Œ 1-8ç«‹å³æ•°è¶Šç•Œ 2-9ç«‹å³æ•°åç§»ç«‹å³æ•°è¶Šç•Œç«‹å³æ•°ç«‹å³æ•°ä¸èƒ½æ˜¯å¯„å­˜å™¨ç«‹å³æ•°è¶Šç•Œç«‹å³æ•°è¶Šç•Œæ— æ•ˆå¯»å€æ¨¡å¼æ— æ•ˆçš„ç®—æœ¯ç«‹å³æ•°æ— æ•ˆçš„æ¡ä»¶é€‰é¡¹æ— æ•ˆçš„ç«‹å³æ•°ï¼Œåº”当为 1ã€2 或 4无效的掩ç å­—段无效的ä½ç½®ï¼Œåº”当为 0ã€16ã€32ã€48 或 64。无效的ä½ç½®ï¼Œåº”当为 16ã€32ã€64 或 128。无效的ä½ç½®ï¼Œåº”当为 0ã€4ã€8ã€...ã€124ã€‚æ— æ•ˆçš„å¯„å­˜å™¨ç”¨äºŽè°ƒæ•´å †æ ˆçš„å¯„å­˜å™¨æ— æ•ˆæ— æ•ˆå¯„å­˜å™¨åæ— æ•ˆçš„寄存器数,应当为 blink无效的寄存器数,应当为 fp无效的寄存器数,应当为 pcl无效的寄存器åç§»é‡æ— æ•ˆçš„ç§»ä½æ“ä½œæ•°æ— æ•ˆçš„ç§»ä½æ“作符无效的大å°ï¼Œåº”当为 1ã€2ã€4 或 8无效的大å°ï¼Œå€¼å¿…须为 æ— æ•ˆçš„ç«‹å³æ•°çš„值跳转æç¤ºæœªå¯¹é½è¡Œå°¾æœ‰åžƒåœ¾å­—符缺少‘)’缺少 `]'语法字符串中没有助记符缺失寄存器ä¸å…è®¸è´Ÿç«‹å³æ•°é¢„期的负或未对é½çš„åç§»é‡åç§»é‡ï¼ˆIPï¼‰ä¸æ˜¯åˆæ³•æ ¼å¼æ“ä½œæ•°ä¸æ˜¯ 0æ“作数越界(%ld ä¸åœ¨ %ld å’Œ %ld 之间)æ“作数越界 (%ld ä¸åœ¨ %ld å’Œ %lu 之间)æ“作数越界(%lu ä¸åœ¨ %lu å’Œ %lu 之间)预期为 p0-p7寄存器元素下标寄存器必须是 BLINK寄存器必须是 GP寄存器必须是 ILINK1寄存器必须是 ILINK2寄存器必须是 PCL寄存器必须是 R0寄存器必须是 R1寄存器必须是 R2寄存器必须是 R3寄存器必须是 SP寄存器必须是 r0-r3 或 r12-r15å¯„å­˜å™¨æ•°å¯„å­˜å™¨æ•°å¿…é¡»æ˜¯å¶æ•°ç§»ä½æ“作数移ä½é‡å¿…须为 0 或 12ç§»ä½é‡å¿…须为 0 或 16ç§»ä½é‡å¿…须为 0 或 8ç§»ä½é‡å¿…须是 16 çš„å€æ•°é¢„æœŸçš„ç§»ä½æ“作符预期的堆栈指针寄存器语法错误(需è¦å­—符‘%c’,得到‘%c’)语法错误(需è¦å­—符‘%c’,å´åˆ°è¾¾æŒ‡ä»¤å°¾)无法将当å‰ç›®å½•切æ¢è‡³â€œ%sâ€ï¼Œerrno = %s
未定义æ„外的地å€å†™å›žæœªçŸ¥æœªçŸ¥	0x%02lx未知	0x%04lx未知的约æŸâ€˜%câ€™æ— æ³•è¯†åˆ«çš„æŒ‡ä»¤æ ¼å¼æ— æ³•识别的指令值必须是 16 çš„å€æ•°å€¼å¿…须在 0 到 240 的范围中值必须在 0 到 28 的范围中值必须在 0 到 31 的范围中值的范围必须在 1 到 值必须是 2 çš„å€æ•°å€¼è¶Šç•Œ 1 - 256vector5 越界vector8 越界预期为 z0-z15预期为 z0-z7